Transactions of the Society of Instrument and Control Engineers
Online ISSN : 1883-8189
Print ISSN : 0453-4654
ISSN-L : 0453-4654
Characteristics Improvement of PLLs Using Phase Interpolation
Manabu INOUEFuminori KOBAYASHIMinoru WATANABE
Author information
Keywords: digital audio, FPGA
JOURNAL FREE ACCESS

2006 Volume 42 Issue 10 Pages 1175-1180

Details
Abstract

Normal PLL (Phase Locked Loop) compares phases of reference and input at the time of their positive transition. We propose a new PLL using phase interpolation based on a counter with a high-frequency internal clock. The PLL can compare phases more than once a cycle of reference and input, thus reducing jitter and improving responsiveness. Also we optimize implementation of phase interpolation, to improve circuit size and maximum operating frequency, even if the circuit compares phases many time a cycle.

Content from these authors
© The Society of Instrument and Control Engineers (SICE)
Previous article
feedback
Top